## B. Tech Degree IV Semester Examination April 2011 ## IT 402 MICROPROCESSOR ARCHITECTURE AND SYSTEM DESIGN (2006 Scheme) | Time: 3 Hours Maximum | | | num Marks: 100 | |-----------------------|------------|----------------------------------------------------------------------------------------------------------------------------|----------------------| | | | PART – A | | | | | (Answer <u>ALL</u> questions) | (0, 5, 40) | | | | | $(8 \times 5 = 40)$ | | I. | (a) | Mention the various registers in 8085 along with its size. | | | | (b) | List 5 different addressing modes supported by 8085. | | | | (c) | Distinguish between instruction cycle, machine cycle and T state. Also mention the basic machine cycles supported by 8085. | | | | (d) | Briefly explain the program status word (PSW) of 8085. | | | | (e) | Differentiate between Hardware and Software interrupts. | | | | <b>(f)</b> | Explain the three modes of operation of Intel 8255. | | | | (g) | Mention in brief the internal units of Pentium Pro architecture. | | | | (h) | Explain the specific function of ALE and $IO/\overline{M}$ signals of 8085 microprocessor. | | | | | PART – B | | | | | I ANI - D | $(4 \times 15 = 60)$ | | | | | , | | II. | | Draw the architecture and pin diagram of 8085 microprocessor and explain. | (15) | | YYY | | OR Draw and explain the timing diagram for MVI A,08. | (15) | | III. | | Draw and explain the timing diagram for MV1 A,06. | (13) | | | | | | | IV. | | Discuss on the programmable interrupt controller 8259. | (15) | | <b>T</b> 7 | | OR | | | V. | (a) | Compare memory mapped I/O and I/O mapped I/O. | (7) | | | (b) | Differentiate between programmed data transfer scheme and DMA data transfer | (.) | | | (-) | scheme. | (8) | | | | | | | VI. | | With a neat diagram explain the functional features of a 8279 keyboard interface | | | | | processor. | (15) | | | | OR | (4 <b>-</b> ) | | VII. | | With a neat diagram explain the functional features of 8257 DMA controller. | (15) | | <b>37137</b> | (a) | Compare Pentium II, Pentium III and Pentium IV. | (3) | | VIII. | (a)<br>(b) | With a neat block diagram explain the internal architecture of Pentium processor. | (12) | | | (0) | OR | | | IX. | | Differentiate between RISC and CISC systems. | (15) |