## Advanced up

VT-F.H.Exam. May-13-14

Con. 7352-13.

GS-9933

|     |                   | (3 Hours) [Total Marks: 100                                                                                                                                                                                                                         |          |
|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| N.B |                   | <ol> <li>Question No. 1 is compulsory.</li> <li>Attempt any four questions out of remaining six questions.</li> <li>Draw neat labelled diagram wherever necessary.</li> <li>Answers to each new questions to be started on a fresh page.</li> </ol> |          |
| 1.  | (a)<br>(b)<br>(c) | Differentiate segmentation in real mode and in protected mode.                                                                                                                                                                                      | 1 C<br>5 |
| 2.  | (a)<br>(b)        | - Explain in actain.                                                                                                                                                                                                                                | 10       |
| 3.  | (a)<br>(b)        | Explain dynamic branch prediction logic of Pentium processor.  Explain different stages of Integer pipeline and floating point pipeline of Pentium processor.                                                                                       | 10<br>10 |
| 4.  | (a)<br>(b)        | Compare Super SPARC and Ultra SPARC processor. Draw and explain in brief the architecture of Super SPARC.  Explain the Itanium processor with respect to instruction format, core pipeline stages and the functionality.                            |          |
| 5.  | (a)<br>(b)        | Explain the Cache Organization of Pentium processor.  Draw and explain the state diagram of MESI transitions that occur within the Pentium's data Cache memory.                                                                                     | 10<br>10 |
|     | (a)<br>(b)        | Explain EFLAGS bits of Pentium.  State the features of PCI bus. Draw a work station based on PCI bus and explain.                                                                                                                                   | 10<br>10 |
| 7   | (                 | te a short note on (any <b>two</b> ):-  a) Layered architecture of SCSI  b) USB  c) VESA.                                                                                                                                                           | 20       |

\*\*\*\*\*