$\square$

End Semester Examinations - April/May 2014 (R 2008)
BE(Full Time) - III Semester- Electrical and Electronics Engineering
College of Engineering, Anna University Chennai-600 025
Time : 3 Hours EE 9204 -Digital System Design Max Marks :100
Answer ALL Questions

$$
\text { Part -A } \quad 10 \times 2=20
$$

1. Realise an XOR gate using NOR gates.
2. Draw the internal structure of an 8 X 1 multiplexer.
3. What is a half adder?
4. What is a PLD ?
5. Find the difference using 15 's and 16 's complement arithmetic (069) ${ }_{16^{-}}(023)_{16}$
6. Implement the following function using only one $4: 1$ mux and minimum number of gates. $F(A, B, C, D)=\sum m(2,3,4,5,9,11)+\sum d(0,1)$
7. Explain the essential features of VHDL .
8. Draw the logic diagram of the D FF and write the Characteristic equation and Next state table.
9. Construct a divide by 8 ripple counter.
10. What is fundamental mode operation in Asynchronous circuits?

$$
\text { Part-B } \quad 5 \times 16=80
$$

11.(i) Construct Hamming code for the four bit data (1110). Use odd parity.
(ii) Construct a full adder .
(iii) Explain with example alphanumeric codes.

12 (a) (i) Given the Boolean function $\mathrm{Y}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=\mathrm{A}+\mathrm{ABD}^{\prime}+\mathrm{ABCD}$
(i) Convert to standard SOP
(ii) Reduce using K-map
(iii) Construct circuit using NAND gates only.
(ii) Find the reduced POS form using K-map $\mathrm{F}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=\pi \mathrm{M}(0,6,7,8,12,13,14,15)$. Implement using NAND gates .
(OR)
12(b) (i) Convert to SOP and POS forms
(i) $F_{1}(X, Y, Z)=X Y+X Z$;
(ii) $\mathrm{F}_{2}(\mathrm{X}, \mathrm{Y} Z)=\left(\mathrm{X}+\mathrm{Y}^{\prime}\right)\left(\mathrm{X}^{\prime}+\mathrm{Z}\right)$;
(ii) Using K map, simplify the following expressions and implement
them using NAND gates

$$
\begin{align*}
& \mathrm{F}_{1}(\mathrm{~A}, \mathrm{~B}, \mathrm{C}, \mathrm{D})=\sum \mathrm{m}(1,5,6,7,11,12,13)+\sum \mathrm{d}(10,15) \\
& \mathrm{F}_{2}(\mathrm{~A}, \mathrm{~B}, \mathrm{C}, \mathrm{D})=\sum \mathrm{m}(0,2,5,7,8,10,13,15) \tag{4+4}
\end{align*}
$$

13(a) (i) Implement the function using only one $8 x 1$ multiplexer where the binary inputs $A, B, C$ are connected to the selection lines $S_{0}, S_{1}$ and $S_{2}$ respectively. $\mathrm{F}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=\sum \mathrm{m}(0,2,3,6,8,9,11.13)$.
(ii) Implement the following functions using decoder and gates

$$
\begin{align*}
& \mathrm{F}_{1}(\mathrm{~A}, \mathrm{~B})=\sum \mathrm{m}(0,1,3), \\
& \mathrm{F}_{2}(\mathrm{~A}, \mathrm{~B})=\pi \mathrm{M}(0,2.3) \tag{4}
\end{align*}
$$

(iii) Draw a ROM to implement the Boolean functions

$$
\begin{align*}
& F_{1}=A B C D+A B^{\prime} C D^{\prime}+A^{\prime} B C^{\prime} D+A B C^{\prime} D^{\prime} \\
& F_{2}=A B^{\prime}+A^{\prime} B \tag{8}
\end{align*}
$$

## (OR)

13(b) (i) Implement the following functions using PLA having $3 \mathrm{i} / \mathrm{ps}, 4$ product terms and 3 outputs.

$$
\begin{align*}
& \mathrm{F}_{1}(\mathrm{~A}, \mathrm{~B}, \mathrm{C})=\sum \mathrm{m}(3,5,6,7) \\
& \mathrm{F}_{2}(\mathrm{~A}, \mathrm{~B}, \mathrm{C})=\sum \mathrm{m}(0,2,4,7) \\
& \mathrm{F}_{3}(\mathrm{~A}, \mathrm{~B}, \mathrm{C})=\sum \mathrm{m}(1,2,4,7) \tag{8}
\end{align*}
$$

(ii) Implement the functions given in 13(b)(i) using ROM.

14(a) A sequential circuit has three $T$ flip flops $A, B, C$ and one input $x$. It is described by the following flip flop input functions $T_{A}=A x \prime ; T_{B}=A x ; T_{C}=B$. The output $y=A^{\prime}+x$. Derive the state table. Draw the Mealy state diagram.

14(b)(i) Design a synchronous counter that has the counting sequence $0,3,5,6,7,2,0$. Use T flip flops for realization.
(ii) Derive the characteristic equation and excitation equation of J-K Flip flop. (8)

15(a) Design an asynchronous sequential circuit with two inputs $x 1$ and $x 2$ and one output $z$. Initially both inputs and output are equal to zero. When xl or x 2 becomes ' 1 ' z becomes 1 . When the second input also becomes 1 the output changes to zero. The output stays at zero until the circuit goes back to initial state. Obtain the primitive flow table and design the circuit using gates.
(b) (i) Explain the difference between asynchronous and synchronous sequential Circuits.
(ii) What are the applications of Grey codes?
(iii) Explain the difference between stable and unstable states
(iv) Convert the flow table shown in Figure-2 into a transition table by assigning the following binary values to the states: $\mathrm{a}=00, \mathrm{~b}=11$, $c=01$. Assign outputs to the don't care states to avoid momentary false outputs. Derive the logic diagram of the circuit.

|  | $\mathbf{x}_{1} \mathbf{x}_{2}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 00 | 01 | 11 | 10 |
| a | a,0 | b, - | c | a,1 |
| b | a,- | b, | b, | c,1 |
| c | a,- | b, - | c, 1 | c,1 |

Figure-2

