SOME IN .Tuestagg (d. 16. Draw the sensonatic, sick diag sisp Gualdieni S fi Single Partie Name of the et nollain with neet diagram junction is | Reg. No. | * | slowel | object | britis | rielisko | |----------|---|--------|--------|--------|----------| | Name : | | | | | | ## VIII Semester B.Tech. Degree (Supplementary including Part Time) Examination, October 2014 (2006 and Earlier Admn.) PTEC/EC 2K 803 : MICROELECTRONICS TECHNOLOGY Time: 3 Hours Max. Marks: 100 ## PART-Abine makes believed and west of the - 1. Briefly explain proximity printing and projection printing techniques. - 2. Explain vertical and lateral projected ranges in ion implantation. - 3. What are the different uses of oxidation? - 4. Explain different metal-semiconductor contacts. - 5. Explain hot carrier effects in CMOS. - 6. Explain the necessity of twin tub process in CMOS fabrication. - 7. Explain briefly λ based design rules. - 8. Draw the layout of CMOS inverter. $(8 \times 5 = 40)$ ## PART-B 9. i) Explain and derive Fick's law of diffusion. . , #C ii) Derive the solution of Fick's law for drive in diffusion. 8 OR 10. i) What is epitaxy? What are the different types of epitaxy. 0 ii) With a neat diagram explain molecular beam epitaxy. 10 P.T.O. D.T.S. | 11. Explain with neat diagram junction isolation and oxide isolation. OR | 15 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 12. i) Explain multilevel metallization. ii) Explain junction spiking and electron migration. | 10 | | 13. With neat diagrams, explain early bipolar process. OR | | | 14. With neat diagrams, explain nMOS fabrication process. | 15 | | <ul> <li>i) Draw the labelled crossection and layout of the following:</li> <li>a) nMOS.</li> <li>b) ppn BJT.</li> <li>ii) Draw the schematic and layout of pseudonMOS inverter.</li> </ul> OR | | | <ul><li>16. Draw the schematic, stick diagram and layout of the following:</li><li>i) 2 input NAND gate.</li><li>ii) 2 input NOR gate.</li></ul> | | | n the necessity of twin tub process in CIMOS (abrication. | | | n briefly 1, based design rules | iskana v | | ha layout of CMOS Inverter. (6x3:40) | | | | | | alain and derive Fick's law of diffusion. | | | rive the solution of Fick's law for drive in diffusion. OR | | | Visiting to appoint the entrans tentily? Aventure at ten | | il) With a neat diagram expiain molecular beamepitaxy.