Digital VLSI Testing in NPTEL and Indian Institute of Technology, Kharagpur
Digital VLSI Testing free videos and free material uploaded by Indian Institute of Technology, Kharagpur (IIT Kharagpur). This session contains about Digital VLSI Testing Updated syllabus , Lecture notes , videos , MCQ , Privious Question papers and Toppers Training Provided Training of this course. If Material not uploaded check another subject
Lecture 1: Introduction.
Lecture 2: Introduction (Contd.).
Lecture 3: Introduction (Contd.).
Lecture 4: Introduction (Contd.).
Lecture 5: DFT.
Lecture 6: DFT (Contd.).
Lecture 7: DFT (Contd.).
Lecture 8: DFT (Contd.).
Lecture 9: DFT (Contd.).
Lecture 10:DFT (Contd.).
Lecture 11: Logic and Fault Simulation.
Lecture 12: Logic and Fault Simulation (Contd.).
Lecture 13: Logic and Fault Simulation (Contd.).
Lecture 14: Logic and Fault Simulation (Contd.).
Lecture 15: Logic and Fault Simulation (Contd.).
Lecture 16: Logic and Fault Simulation (Contd.).
Lecture 17: Test Generation.
Lecture 18: Test Generation (Contd.).
Lecture 19: Test Generation (Contd.).
Lecture 20: Test Generation (Contd.).
Lecture 21: Test Generation (Contd.).
Lecture 22: Test Generation (Contd.).
Lecture 23: Test Generation (Contd.).
Lecture 24: Logic BIST.
Lecture 25: Logic BIST (Contd.).
Lecture 26: Logic BIST (Contd.).
Lecture 27: Logic BIST (Contd.).
Lecture 28: Test Compression.
Lecture 29: Test Compression (Contd.).
Lecture 30: Test Compression (Contd.).
Lecture 31: Test Compression (Contd.).
Lecture 32: Low Power Testing.
Lecture 33: Low Power Testing (Contd.).
Lecture 34: Low Power Testing (Contd.).
Lecture 35: Low Power Testing (Contd.).
Lecture 36: Low Power Testing (Contd.).
Lecture 37 : Thermal Aware Testing.
Lecture 38 : Thermal Aware Testing (Contd.).
Lecture 39 : Thermal Aware Testing (Contd.).
Lecture 40 : Boundary Scan.
Lecture 41 : Boundary Scan (Contd.).
Lecture 42 : Boundary Scan (Contd.).
Lecture 43 : Boundary Scan (Contd.).
Lecture 44 : Boundary Scan (Contd.).
Lecture 45 : System/Network - On - Chip Test.
Lecture 46 : System/Network - On - Chip Test (Contd.).
mod10lec47.
mod10lec48.
mod10lec49.
mod10lec50.
mod10lec51.
mod11lec52.
mod11lec53.
mod11lec54.
mod11lec55.
mod11lec56.
mod12lec57.
mod12lec58.
mod12lec59.mod12lec60.
PRE-REQUISITES: Digital Design / Digital Logic
INTENDED AUDIENCE: CSE, ECE, EE
INDUSTRIES APPLICABLE TO: Companies involved in the development of VLSI chips
COURSE OUTLINE: Testing is an integral part of the VLSI design cycle. With the advancement in IC technology, designs are becoming more and more complex, making their testing challenging. Testing occupies 60-80% time of the design process. A well structured method for testing needs to be followed to ensure high yield and proper detection of faulty chips after manufacturing. Design for testability (DFT) is a matured domain now and thus needs to be followed by all the VLSI designers. In this context, the course attempts to expose the students and practitioners to the most recent, yet fundamental, VLSI test principles and DFT architectures in an effort to help them design better quality products that can be reliably manufactured in large quantities.
Write a public review